

# An efficient Video Transform Engine by Using Space-Time Scheduling Strategy

K.E. RAJIVA RANJAN<sup>1</sup>, S.P.SURESH NAIK<sup>2</sup>

Student<sup>1</sup>, Assistant Professor<sup>2</sup>

GATES Institute of Technology, Ananthapur, AP, India, Ananthapur, AP, India<sup>1,2</sup>

**Abstract:** In the proposed system different optimization techniques are explored to improve the performance of the DCT. The latency of clock cycles of two dimensional DCT has been reduced by using pipelined and parallel processing of architecture. In the proposed system spatial scheduling strategy includes the ability to choose the distributed arithmetic (DA)-precision bit length, a hardware sharing architecture that reduces the hardware cost, and the proposed time scheduling strategy arranges different dimensional computations in that it can calculate first-dimensional and second-dimensional transformations simultaneously in single 1-D discrete cosine transform (DCT) core to reach a hardware utilization of 100%. The DA-precision bit length is chosen as 9 bits instead of the traditional 12 bits based on test image simulations. In addition, the proposed hardware sharing architecture employs a binary signed-digit DA architecture that enables the arithmetic resources to be shared during the four time slots.

Keywords: Discrete cosine transform (DCT), Binary signed-digit (BSD), space-time scheduling (STS, VHDL).

# **I. INTRODUCTION**

# 1.1 Definition of DCT

widely used transform engine for image and video buffers are needed in order to temporarily store the compression applications. In recent years, the input data during the 2nd-D transformation. Madisetti et development of visual media has been progressed al. towards high-resolution specifications, such as high implement the 2-D DCT core using a single 1-D definition television (HDTV). Consequently, a highaccuracy and high-throughput rate component is and 2nd-D DCT computations simultaneously, and the needed to meet future specifications. In addition, in order to reduce the manufacturing costs of the integrated circuit (IC), a low hardware cost design is also required. Therefore, a high performance video transform engine that utilizes high accuracy, a small area, and a high-throughput rate is desired for VLSI Designs.

The 2-D DCT core design has often been implemented using either direct [2]-[4] or indirect methods. The direct methods include fast algorithms that reduce the computation complexity by mapping and rotating the DCT transform into a complex number. However, the structure of the DCT is not as regular as that of the fast Fourier transform (FFT). A regular 2-D DCT core using the direct method that derives the 2-D shifted FFT (SFFT) from the 2-D DCT algorithm format, and shares the hardware in FFT/IFFT/2-D DCT computation is implemented. On the other hand ,the 2-D DCT cores using the indirect method are implemented based on transpose memory and have the following two structures :

1) Two 1-D DCT cores and one transpose memory (TMEM) and

2) A single 1-D dct core and one TMEM

In the first structure, the 2-D DCT core has a high throughput rate, because the two 1-D DCT cores compute the transformation simultaneously. In order to

reduce the area overhead, a single 1-D DCT core is applied in the second structure, thereby saving DISCRETE COSINE TRANSFORM (DCT) is a hardware costs. . However, the additional input present a hardware sharing technique to DCT core . The 1-D DCT core can calculate the 1st-D throughput achieves 100 Mpels/s.

> As a result, it is obvious that a tradeoff is required between the hardware cost and the speed. Tumeo et al. find a balance point between the area required and the speed for 2-D DCT designs and present multiplier-based pipeline fast 2-D DCT accelerator implemented using a field-programmable gate arrays (FPGA) platform. Additionally, several 2-D DCT designs are implemented based on FPGA for fast verification.

> In this paper, an 8x8 2-D DCT core that consists of a single 1-D DCT core and one TMEM is proposed using a strategy known as space-time scheduling (STS). Due to the accuracy simulations in DA-based binary signed-digit (BSD) expression, 9-bit DA precision is chosen in order to meet the requirements of the peak-signal-to-noise-ratio (PSNR) outlined in previous works. Furthermore, the proposed DCT core designed based hardware on а sharing is architecture with BSD DA-based computation so as to reduce the area cost. The arithmetic's share the hardware resources during the four time slots in the DCT core design. A 100% hardware utilization is also achieved by using the proposed time scheduling strategy, and the 1st-D and 2nd-D DCT computations can be calculated at the same time. Therefore, a high



International Journal of Advanced Research in Computer and Communication Engineering Vol. 3, Issue 9, September 2014

performance transform engine with high accuracy, Where  $Ci = cos(i\pi/16)$  and small area, and a high-throughput rate has been achieved. This paper is organized as follows; the mathematical derivation of the BSD format distributed arithmetic is given. The proposed 8x8 2-D DCT architecture that includes an analysis of the coefficient bits, the hardware sharing architecture, and the proposed timing scheduling strategy

# 2. METHODOLOGY

# MATHEMATICAL DERIVATION OF BSD FORMAT DISTRIBUTED ARITHMETIC

The inner product for a general matrix multiplication-and accumulation can he written as follows:

where A<sub>i</sub> is a fixed coefficient and X<sub>i</sub> is the input data. The matrix is called the DA coefficient matrix. In (2), Y can be calculated by adding or subtracting x. With A not equal to 0, and then the transform output Y can be obtained by shifting and adding every non-zero. Thus, the inner product computation can be implemented by using shifters and adders instead of multipliers. Therefore, a smaller area can be achieved by using BSD DA-based architecture.

## 3. PROPOSED 8x8 2-D DCT CORE DESIGN

This section introduces the proposed 8x8 2-D DCT core implementation. The 2-D DCT is defined as

$$Y_{u,v} = \frac{1}{4} k_u k_v \sum_{i=0}^{7} \sum_{j=0}^{7} x_{i,j} \cos\left(\frac{(2i+1)u\pi}{16}\right) \\ \times \cos\left(\frac{(2j+1)v\pi}{16}\right)$$
(3)

Where  $k_u = k_v = 1/\sqrt{2}$  for u = v = 0, and  $k_u = k_v = 1$  for  $1 \leq u,v \leq 7$  . Consider the 1-D 8-point DCT first

$$Z_n = \frac{1}{2}k_n \sum_{m=0}^{7} x_m \times \cos\left(\frac{(2m+1)n\pi}{16}\right)$$
(4)

where  $k_n = 1/\sqrt{2}$  for  $n = 0, k_n = 1$ , for non-zero *n*, and  $x_m$  and  $Z_n$  (0  $\leq$  n  $\leq$  7) denote the input data and the transform output, respectively. By neglecting the scaling factor 1/2, the 1-D 8-point DCT in (4) can be divided into even and odd parts,  $Z_c$  and  $Z_o$ , as listed in (5) and (6), respectively

$$\mathbf{Z}_{e} = \begin{bmatrix} Z_{0} \\ Z_{2} \\ Z_{4} \\ Z_{6} \end{bmatrix} = \begin{bmatrix} c_{4} & c_{4} & c_{4} & c_{4} \\ c_{2} & c_{6} & -c_{6} & -c_{2} \\ c_{4} & -c_{4} & -c_{4} & c_{4} \\ c_{6} & -c_{2} & c_{2} & -c_{6} \end{bmatrix} \begin{bmatrix} a_{0} \\ a_{1} \\ a_{2} \\ a_{3} \end{bmatrix} = \mathbf{C}_{e} \cdot \mathbf{a}$$

$$\mathbf{Z}_{o} = \begin{bmatrix} Z_{1} \\ Z_{3} \\ Z_{5} \\ Z_{7} \end{bmatrix} = \begin{bmatrix} c_{1} & c_{3} & c_{5} & c_{7} \\ c_{3} & -c_{7} & -c_{1} & -c_{5} \\ c_{5} & -c_{1} & c_{7} & c_{3} \\ c_{7} & -c_{5} & c_{3} & -c_{1} \end{bmatrix} \begin{bmatrix} b_{0} \\ b_{1} \\ b_{2} \\ b_{3} \end{bmatrix} = \mathbf{C}_{o} \cdot \mathbf{b}$$

$$(6)$$

$$\mathbf{C}_{c} = \begin{bmatrix} c_{4} & c_{4} & c_{4} & c_{4} \\ c_{2} & c_{6} & -c_{6} & -c_{2} \\ c_{4} & -c_{4} & -c_{4} & c_{4} \\ c_{6} & -c_{2} & c_{2} & -c_{6} \end{bmatrix}$$
(7)  
$$\mathbf{C}_{o} = \begin{bmatrix} c_{1} & c_{3} & c_{5} & c_{7} \\ c_{3} & -c_{7} & -c_{1} & -c_{5} \\ c_{5} & -c_{1} & c_{7} & c_{3} \\ c_{7} & -c_{5} & c_{3} & -c_{1} \end{bmatrix}$$
(8)  
$$\mathbf{a} = \begin{bmatrix} x_{0} + x_{7} \\ x_{1} + x_{6} \\ x_{2} + x_{5} \\ x_{3} + x_{4} \end{bmatrix}, \quad \mathbf{b} = \begin{bmatrix} x_{0} - x_{7} \\ x_{1} - x_{6} \\ x_{2} - x_{5} \\ x_{3} - x_{4} \end{bmatrix}.$$
(9)

$$Y = \begin{bmatrix} 2^{0} & 2^{-1} & \cdots & 2^{-(N-1)} \end{bmatrix}$$

$$\cdot \begin{bmatrix} A_{1,0} & A_{2,0} & \cdots & A_{L,0} \\ A_{1,1} & A_{2,1} & \cdots & A_{L,1} \\ \vdots & \vdots & \ddots & \vdots \\ A_{1,(N-1)} & A_{2,(N-1)} & \cdots & A_{L,(N-1)} \end{bmatrix} \begin{bmatrix} X_{1} \\ X_{2} \\ \vdots \\ X_{L} \end{bmatrix}$$

$$= \begin{bmatrix} 2^{0} & 2^{-1} & \cdots & 2^{-(N-1)} \end{bmatrix} \begin{bmatrix} Y_{0} \\ Y_{1} \\ \vdots \\ Y_{(N-1)} \end{bmatrix}$$
(2)

For the 2-D DCT core implementation, the three main strategies for increasing the hardware and time utilization, called the space-time scheduling (STS) strategy, are proposed and listed as follows:

find the DA-precision bit length for the BSD representation to achieve system accuracy requirements;

share the hardware resource in time to reduce area cost;

• plan an 100% hardware utilization by using time scheduling strategy.

#### 3.1 Analysis of the Coefficient Bits

The seven internal coefficients from c1 to c7 for the 2-D DCT transformation are expressed as BSD representations in order to save computation time and hardware cost, as well as to achieve the requirements of PSNR. The system PSNR is defined [1] as follows:

$$PSNR = 10 \log_{10} \frac{255^2}{MSE_I}$$
 (10)

where the  $MSE_I$  is the mean-square-error between the original image and the reconstructed image for each pixel.

## **3.2. Hardware Sharing Strategy**

All modules in the 1-D DCT core, including the modified two-input butterfly (MBF2), the pre-reorder,



DCT core is implemented using a single 1-D DCT core expressed as (14) and (15), respectively and one TMEM. The architecture of the 2-D DCT core is described in the following sections.

1) Modified Butterfly Module: Equation (9) is easily implemented using a two-input butterfly module [18] called BF2. In general, the BF2 has a hardware utilization rate in the adder and subtracted of 50%. In order to enable the hardware resources to be shared, additional multiplexers and Reorder Registers are added to the proposed MBF2 module as illustrated in Fig. 2. The Reorder Registers consist of four word registers that use the control signals to select the input data and use enable signals to output or hold the data. Similar to BF2, the operation of the proposed MBF2 has an eight-clockcycle period. In the first four cycles, the 1st-D input data(X0,X1,X2,X3) shift into Reorder Registers 1, and the 2nd-D input data execute the operation of addition and subtraction. In the next four cycles, the operations of 1st-D and 2nd-D will be changed. The 1st-D data (X4,X5,X6,X7) calculate a and b in (9) by using adder and subtracter. In the second four cycles, the results a (=ai, i =3,2,1,0) are fed into next stage, and the results b (= bi, i= 3,2,1,0) shift to Reorder Registers 1 in each cycle. At the same time, the 2nd-D input data Z' shift to Reorder Registers 2. Therefore, the adder and subtracter in MBF2 employ the operations of 1st-D and 2nd-D in turns to achieve 100% hardware utilization.



2) Pre-Reorder Module: In (5), the even part transform output  $\mathbf{Z}_c$  can be modified as follows:

$$\begin{bmatrix} Z_0 \\ Z_4 \end{bmatrix} = \begin{bmatrix} a_0 & a_1 & a_2 & a_3 \\ a_0 & -a_1 & -a_2 & a_3 \end{bmatrix} \begin{bmatrix} c_4 \\ c_4 \\ c_4 \\ c_4 \end{bmatrix}$$
$$\begin{bmatrix} Z_2 \\ Z_6 \end{bmatrix} = \begin{bmatrix} a_0 & a_1 & -a_2 & -a_3 \\ -a_1 & a_0 & -a_3 & a_2 \end{bmatrix} \begin{bmatrix} c_2 \\ c_6 \\ c_6 \\ c_2 \end{bmatrix}.$$
(12)

Also, the odd part transform Zo output in (6) can be rewritten as

$$\begin{bmatrix} Z_1\\ Z_3\\ Z_5\\ Z_7 \end{bmatrix} = \begin{bmatrix} b_2 & -b_0 & b_3 & b_1\\ -b_3 & b_2 & -b_1 & b_0\\ b_0 & b_1 & b_2 & b_3\\ -b_1 & b_3 & b_0 & b_2 \end{bmatrix} \begin{bmatrix} c_5\\ -c_1\\ c_7\\ c_3 \end{bmatrix}.$$
 (13)

the process element even (PEE), the process element odd From (12) and (13), the transform output Z can be (PEO), and the post reorder share the hardware resources calculated using four separate time slots in order to share in order to reduce the area cost. Moreover, the 8 8 2-D the hardware resources. Hence, (12) and (13) can be

$$Z_{2t} = \begin{bmatrix} e_{t,0} & e_{t,1} & e_{t,2} & e_{t,3} \end{bmatrix} \begin{bmatrix} ce_{t,0} \\ ce_{t,1} \\ ce_{t,2} \\ ce_{t,3} \end{bmatrix} = \sum_{n=0}^{3} e_{t,n} \cdot ce_{t,n}$$

$$(14)$$

$$Z_{2t+1} = \begin{bmatrix} o_{t,0} & o_{t,1} & o_{t,2} & o_{t,3} \end{bmatrix} \begin{bmatrix} co_{t,0} \\ co_{t,1} \\ co_{t,2} \\ co_{t,3} \end{bmatrix} = \sum_{n=0}^{3} o_{t,n} \cdot co_{t,n}$$

$$(15)$$

where the time slot  $0 \le t \le 3$ , the coefficient elements  $ce_{t.n}$  $\epsilon$ {c2,c4,c6}, co<sub>tn</sub>  $\epsilon$ {c1,c3,c5,c7} and the transform

inputs from the MBF2 stage and  $e_{tn} \in \{a0, a1, a2, a3\}$  and  $o_{tn}$  $\in$  {b0,b1,b2,b3}

3) Processing Element: DA-based computation, the even part and odd part transformations can be implemented using PEE and PEO, respectively. The even part transformation can be expanded for the DA-based computation formats and can share the hardware resources at the bit level. The coefficient vector has

two combinations of [C4C4C4C4] and [C2C6C6C2] for (Z0, Z4) and (Z2, Z6) transform outputs, respectively. Using given input data et,0, et,1, et,2, and et,3, the transform Output Ze needs only three adders, a Data-Distributed module, and one even part adder-tree (EAT) to obtain the result for Ze during the four time slots and the EAT sums the different weighted values in tree-like adders to complete the transform output Ze. Similarly, the odd part transformation it can be implemented in a DA based format using four adders and one odd part adder-tree (OAT). The EAT and OAT can be implemented using the error-compensated adder tree

to improve the computation accuracy. Moreover, there are three pipeline stages (two in both the EAT and the OAT) in each PEE and PEO module that enable high speed computation to be achieved. Inputs enter into the processing element from the upper left. The first step is for each of these inputs to be multiplied by their respective weighting factor (w(n)). Then these modified inputs are fed into the summing function, which usually just sums these products. Yet, many different types of operations can be selected. These operations could produce a number of different values which are then propagated forward; values such as the average, the largest, the smallest, the OR -ed values, the AND -ed values, etc. Furthermore, most commercial development products allow software engineers to create their own summing functions via routines coded in a higher level language (C is commonly supported). Sometimes the summing function is further complicated by the addition of an activation function which enables the summing function to operate in a time sensitive way. Either way, the output of the summing function is then sent into a transfer function. This function then turns this number into a real output via some algorithm. It is this algorithm that takes the input and turns it into a zero or a one, a

~



minus one or a one, or some other number. The transfer DCT core was introduced to enable utilization functions that are commonly supported are sigmoid, sine, of hyperbolic tangent, etc. This transfer function also can proposed 2-D DCT applied in real compression scale the output or control its value via thresholds. The systems. The quality factor (QF) dominates the result of the transfer function is usually the direct output of compression quality and data size, and therefore QF the processing element.



4) Post Reorder: The data sequence after the PEE and PEO must be merged and re-permuted in the Post-Reorder module. The order of the original 8-point data sequence from the PEE and the PEO is {Z0, Z2, Z4,

Z6, Z1, Z3, Z5, and Z7}. After the Post-Reorder module permutes the data order, the data sequence is ordered as hardware cost. {Z0, Z2, Z4, Z6, Z1, Z3, Z5, Z7 }. Two multiplexers select the data that is fed into the different Reorder Registers in order to permute the output order. Z is the transform output for the 1st-D DCT that will input into the TMEM. In addition, the 2nd-D DCT transform output is completed after the permutation by Reorder Registers 4.



5) TMEM: The TMEM is implemented using 64-word 12bit dual-port registers and has a latency of 52 cycles. Based on the time scheduling strategy and result of the cost, and the proposed time scheduling strategy arranges time scheduling strategy, the 1st-D and 2nd-D transforms different dimensional computations in that it can calculate are able to be computed simultaneously.

2-D DCT Core Architecture: To save hardware costs, the Re-order Register is customized and designed and its proposed 2-D DCT core, is implemented using a single 1-D DCT core and one TMEM. The 1-D DCT core includes preferred as 9 bits as an alternative of the usual 12 bits an MBF2, a Pre-Reorder module, a PEE, a PEO, a Post-Reorder module, and one TMEM. The TMEM is implemented in the 2-D DCT architecture and the area is implemented using 64-word 12-bit dual-port registers and reduced. has a latency of 52 cycles. Based on the time scheduling strategy, a hardware utilization of 100% can be achieved.

# 4. RESULTS AND ANALYSIS

In the proposed system, the input images are all 256x256 pixels in size, with each pixel being represented by 8-bit 256 gray level data. After the original test image pixels are fed into the proposed 2-D DCT core, the transform output data is captured and passed to MATLAB tool in order to compute the inverse DCT using 64-bit doubleprecision operations. Furthermore, the proposed 2-D

JPEG compression flow to evaluate the affects the system PSNR of the JPEG compression. The figure illustrates both the original and the compressed versions of the test image using the JPEG compression flow.

The proposed 2-D DCT core simulated using Modelsim PE 6.4 and synthesized using Xilinx ISE9.1i and Xilinx XC2VP4 FPGA can be operated at a clock frequency of 170MHz. Table I shows a synthesis results of the proposed 2-D DCT core. The parallel architecture and instead of using two reorder registers, only one reorder register is used in this 2- DCT core and the proposed 2-D DCT core employs a single 1-D core and one TMEM in order to reduce the core area. Also, the 1-D core utilizes 9 adders and 2 adder-trees (AT) using the proposed hardware sharing architecture in order to reduce the

| No partition information was found. Device Utilization Summary (estimated values) |      |      |    |                            |      |           |             |
|-----------------------------------------------------------------------------------|------|------|----|----------------------------|------|-----------|-------------|
|                                                                                   |      |      |    | Logic Utilization          | Used | Available | Utilization |
|                                                                                   |      |      |    | Number of Slices           | 1210 | 3008      | 40          |
|                                                                                   |      |      |    | Number of Slice Flip Flops | 1525 | 6016      | 25          |
| Number of 4 input LUTs                                                            | 1277 | 6016 | 21 |                            |      |           |             |
| Number of bonded IOBs                                                             | 23   | 248  | 9  |                            |      |           |             |
| Number of MULT18X18s                                                              | 8    | 28   | 28 |                            |      |           |             |
| Number of GCLKs                                                                   | 1    | 16   | 6  |                            |      |           |             |

Table : synthesis results

# **5. CONCLUSION**

The proposed system was implemented in VHDL language and simulated using Modelsim Tool and target for XC2VP4 FPGA device. The proposed spatial scheduling strategy includes the capacity to select the distributed arithmetic (DA)-precision bit length, a hardware sharing architecture that reduces the hardware 1-D and 2-D transformations at the same time in single 1-D discrete cosine transform (DCT) core. The structure of output is obtained. The DA-precision bit length is based on test image simulations. the reorder register is

## ACKNOWLEDGMENT

I express my sincere thanks to Founder President and Chancellor of Engineering College, for their motivation and support which enabled me to do this project. My sincere thanks to principal for their encouragement, support and motivation in all my endeavor's. I express my gratitude to the Head of the Department and Project Cocoordinator, for his/her valuable guidance. I express my supervisor Associate profound sense of gratitude to my Professor, Department of Electronics and Communication Engineering, who guided me with profound reference,



high regards and keen interest in guidance. Her vision, enthusiasm and spirit will always inspire and enlighten me. My heartfelt gratitude to my parents, all my friends and supporters for their encouragement and prayers.

### REFERENCES

- A. M. Shams, A. Chidanandan, W. Pan, and M. A.Bayoumi, "NEDA: Alow-power high-performance DCT architecture," IEEE Trans. Signal Process., vol. 54, no. 3, pp. 955–964, Mar. 2006.
- [2] A. Madisetti and A. N. Willson, "A 100 MHz 2-D 8 X 8 DCT/IDCT processor for HDTV applications," IEEE Trans. Circuits Syst. Video Technol., vol. 5, no. 2, pp. 158–165, Apr. 1995.
- [3] A. Tumeo, M. Monchiero, G. Palermo, F. Ferrandi, and D. Sciuto, "A pipelined fast DDCT accelerator for FPGAbased SOCs," in Proc. IEEE Comput. Soc. Annu. Symp. VLSI., 2007, pp. 331–336.
- [4] C. C. Sun, P. Donner, and J. Gotze, "Low-complexity multi-purpose IP core for quantized discrete cosine and integer transform," in Proc. IEEE Int. Symp. Circuits Syst., 2009, pp. 3014–3017.
- [5] C. Peng, X. Cao, D. Yu, and X. Zhang, "A 250 MHz optimized distributed architecture of 2D 8 x 8 DCT," in Proc. Int. Conf. ASIC, 2007, pp. 189–192.
- [6] C. T. Lin, Y. C. Yu, and L. D. Van, "Cost-effectivetriplemode reconfigurable pipeline FFT/IFFT/2-D DCT processor," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 16, no. 8, pp. 1058–1071, Aug. 2008.
- [7] S. Ghosh, S. Venigalla, and M. Bayoumi, "Design and implementation of a 2D-DCT architecture using coefficient distributed arithmetic," in *Proc. IEEE Comput. Soc. Annu. Symp. VLSI.*, pp. 162–166, 2005.
- [8] C. Peng, X. Cao, D. Yu, and X. Zhang, "A 250 MHz optimized distributed architecture of 2D 8x8 DCT," in *Proc. Int. Conf. ASIC*, pp. 189–192, 2007.
- [9] Yuan-Ho Chen and Tsin-Yuan Chang, "A High Performance Video Transform Engine by Using Space-Time Scheduling Strategy," *IEEE Trans. Very Large Scale Integration (VLSI)* systems, vol. 20, no. 4, pp.655-664, April 2012.
- [10] C. Y. Huang, L. F. Chen, and Y. K. Lai, "A high-speed 2-D transform architecture with unique kernel for multi-standard video applications, in *Proc. IEEE Int. Symp. Circuits Syst.*, pp. 21– 24, 2008.