

## Family of a novel 3 bit Flash ADC

Sarojini Mandal<sup>1</sup>, J.K.Das<sup>2</sup>

M.Tech Student, School of Electronics, KIIT University, Bhubaneswar, India<sup>1</sup>

Assistant Professor, School of Electronics, KIIT University, Bhubaneswar, India<sup>2</sup>

**Abstract:** Analog –to-digital converter is an important device has a huge application in todays digitized world. Flash converter is high speed converter among all other ADCs. It consists of  $2^{N}$  comparators that provide thermometer coded ouput which is converted to a digital output by an encoder. In high speed ADCs comparator plays an important role for high speed application using minimization techniques. The main disadvantage of flash type ADC is power hungry so the aim is to design low power flash type ADC with low power comparator. The design issues are related to gain, phase, gain bandwidth, resolution, speed, area and power dissipation. Simple two stage opamp with miller capacitance can be used as a high gain comparator. It can be easily operated at low power. It is simulated in 180nm technology using cadence virtuoso analog design environment simulation. The op-amp uses a 1.8volt Vdd and a -1.8volt Vss and consumes a power of around 0.9mW (as per post layout simulations). The analog output of each comparator is encoded using cascading full adder designed by pass transistor logic that makes the circuit more faster.

Keywords: string of pmos load, Two stage amplifier, miller capacitance, full adders.

### I. INTRODUCTION

In last few years the largest portion of electronics industry is dominated by MOS market. It becomes a challenging to design analog circuit reducing its feature sizes, supply voltages as well as transistor channel length.

Op amp can easily trade-off between all performance parameters like gain, phase, phase margin, unity gain bandwidth etc. The design can be achieved handling various aspect ratios i.e changing width and length of transistors to be in saturation region so that it can give better performance. This paper, is discussed on flash-type ADC and a novel design involves a new approach towards the OP-AMP and the encoder.

Traditionally, a flash-type ADC involves different components to design: comparators, resistors, logic gates. This paper introduces a low-power OP-AMP modified from the traditional one, and an encoder employing cascaded full adders with pass transistor logic gates.

#### II. BASIC BUILDING BLOCKS

Figure 1. shows the basic circuit diagram of a 3 bit Flash ADC. Flash type ADC employs with  $2^{N-1}$  number of comparators,  $2^{N}$  resistors and encoder for N bit resolution. An analog input is fed to each voltage comparator to compare input voltage to successive reference voltages.

Reference voltage ladder is constructed with resistive ladder but to reduce the chip area complexity a series of pmos load is used as reference voltage ladder. To reach at VDD R1 & R8 is taken as 2 Kohm whether others are 1Kohm.

Each comparator produces 1 when Vref is less than Vin otherwise it produces 0. The compared analog input is fed • to the binary encoder to get digitized output.

These are the basic building block of a flash ADC.



Fig 1: Circuit diagram of a 3bit Flash type ADC

### III. DESIGN PROCEDURE

Comparator is the main feature of ADC design. Common two staged opamp is used in comparator design that can be extensively used in ADC applications. Figure 2 shows basic structure of a two- stage CMOS opamp has two operational stages.



Fig 2: Circuit diagram of a basic two stage opamp[1]

- First stage consists of differential amplifier as input amplifier which is used for high noise immune.
- Second stage consists of common source amplifier as output amplifier used for high gain.



A current mirror is used as a biasing circuit that is free The architecture of the schematic is designed by cadence from voltage sources and utilize current as a reference tools in 180 nm technology. source.

A miller compensation capacitor is used to maintain the stability of the circuit and increase phase margin.



Fig 3: Schematic design of Comparator

The length and width of transistors are scaled down to assume transistors are in saturation for actual result. So proper sizing is essential to get proper gain and phase. Table I shows the scaling effects of various transistors.

| Table I  | Effect of | of 1 | parameter | after | scali | ng |
|----------|-----------|------|-----------|-------|-------|----|
| 1 4010 1 | DITCOUL   |      | parameter | arter | bean  |    |

|                              |                                    | -                         |                    |                    | <u> </u>     |                |
|------------------------------|------------------------------------|---------------------------|--------------------|--------------------|--------------|----------------|
| Increase<br>of<br>Parameters | Drain<br>Current<br>I <sub>5</sub> | M1<br>&<br>M2<br>W/L<br>L | M3<br>&<br>M4<br>L | M6<br>W/L          | M7<br>L      | C <sub>c</sub> |
| DC<br>gain                   | $(\downarrow)^{1/2}$               | $(\downarrow)^{1/2}$      | ſ                  | $(\uparrow)^{1/2}$ | ſ            |                |
| Phase                        | ↓                                  | ↑ (                       |                    | $\downarrow$       | $\downarrow$ |                |
| GB                           | $(\downarrow)^{1/2}$               | $(\uparrow)^{1/2}$        |                    |                    |              | $\rightarrow$  |
| SR                           | ↑                                  |                           |                    |                    |              | $\downarrow$   |

Two stage opamp is modified in the proposed design shown in Fig.3 is to improve the performance parameter of the comparator circuit. The compensation capacitor is grounded and proper sizing is done by minimizing length of various transistors according to the performance of the circuit.

**Table II Specifications of Comparators** 

|                     |             | Propose  |  |
|---------------------|-------------|----------|--|
| Specifications      | Basic       | d        |  |
| Specifications      | Comparator  | Compar   |  |
|                     |             | ator     |  |
| Technology          | 180-nm      | 180-nm   |  |
| Power supply        | 1.8 V       | 1.8 V    |  |
| Input Voltage Dange | 0 to 1.8 V  | 0 to 1.8 |  |
| input voltage Range | 0 to 1.8 v  | V        |  |
| Englishongy         |             | 100MH    |  |
| Frequency           | TOOMINZ     | Z        |  |
| Cc                  | 2.2pF       | 0.2pF    |  |
| CL                  | 10pF        | 5pF      |  |
| UCD                 | 15 415 MIL- | 52.04    |  |
| UGB                 | 13.413 MHZ  | MHz      |  |
| Gain                | 66.7dB      | 68dB     |  |
| Total Power         | 145 224. W  | 144.063  |  |
| dissipation         | 143.324µW   | 3 µW     |  |

#### IV. **ENCODER**

Encoder is a digital circuit that converts an active input signal into a coded output signal. Consider encoder has n input lines and only one of which is active at any time and m output lines. It encodes one of the active inputs to a coded binary output with m bits.

In this paper encoder circuit is designed using cascading 10 transistors full adders to reduce complexity of the circuitry. Fig 4 shows the circuit diagram of 10T full adder using XOR and XNOR logic gates.



Fig 4: 10T Full adder circuit

This full adder is utilized in ADC circuit as an encoder. The chip complexity, area is reduced in this design. Fig 5 shows the cascaded encoder circuit using pass transistor logic.





# **DARCCE**Vol. 3, Issue 4, April 2014Table III TRUTH TABLE FOR THERMOMETER TOAC ana

BINARY ENCODER[2]

| THERMOMETER CODE |    |    |    | OUTPUT BINARY CODE |    |     |    |    |    |
|------------------|----|----|----|--------------------|----|-----|----|----|----|
| 07               | O6 | 05 | O4 | O3                 | O2 | 01  | B3 | B2 | B1 |
| 1                | 1  | 1  | 1  | 1                  | 1  | 1 • | 1  | 1  | 1  |
| 0                | 1  | 1  | 1  | 1                  | 1  | 1   | 1  | 1  | 0  |
| 0                | 0  | 1  | 1  | 1                  | 1  | 1   | 1  | 0  | 1  |
| 0                | 0  | 0  | 1  | 1                  | 1  | 1   | 1  | 0  | 0  |
| 0                | 0  | 0  | 0  | 1                  | 1  | 1   | 0  | 1  | 1  |
| 0                | 0  | 0  | 0  | 0                  | 1  | 1   | 0  | 1  | 0  |
| 0                | 0  | 0  | 0  | 0                  | 0  | 1   | 0  | 0  | 1  |
| 0                | 0  | 0  | 0  | 0                  | 0  | 0   | 0  | 0  | 0  |

#### V. FLASH ADC

Fig 6 shows the custom design of ADC providing its all components together.



Fig 6: Circuit diagram of FADC

#### VI. RESULTS & DISCUSSION

The designed schematic is simulated in virtuoso platform of cadence. A sinusoidal input signal is applied to the non-inverting terminal of the comparator and a reference dc voltage to the other input. It gives following waveform for the comparator output.



AC analysis is performed to get DC gain of 68dB, phase and UGB is 52.04 MHz of the comparator circuit.





b.

Fig 9 shows the waveform of encoder circuit is obtained by transient analysis where stop time is 100ns.



c. Output waveform of Flash ADC The input signal is applied as sine wave to implement and simulate transient analysis of 3 bit Flash ADC in 180nm technology using Virtuoso analog environment design of cadence tools.



### VII. CONCLUSION

This paper concludes the full custom design of a two stage CMOS Op-Amp and analysis of its behaviour with various aspect ratios using minimizing techniques. The obtained results show that the designed amplifier has successfully satisfied all the specifications given in advance. Tables



and graphs of different parameters are drawn. Though Flash ADC is power hungry and complex circuit, so it is a challenge to design and implement low power ADC with high speed applications. Moreover, this architecture can be extended the medium-to-high resolution applications because of the circuit simplicity [2].

#### ACKNOWLEDGEMENT

The authors would like to express their thanks to our colleagues for support in the design tool. They would also like to thank J.K.Das KIIT University Bhubaneswar for assistance on various aspects of this work.

#### REFERENCES

- INTERNATIONAL JOURNAL OF ENGINEERING SCIENCES & RESEARCH TECHNOLOGY Design and Performance analysis of Low power CMOS Op-Amp Anand Kumar Singh\*1, Anuradha2, Dr. Vijay Nath3.
- [2] Pradeep Kumar, Amit Kolhe, "Design and Implementation of LowPower 3-bit Flash ADC in 0.18μm CMOS," International Journal of Soft Computing and Engineering(IJSCE), ISSN: 2231-2307, Volume-I,Issue-5, November 2011.
- P.E ALLEN and D.R HOLLBERG "CMOS Analog Circuit Design" 2<sup>nd</sup> Edition
- [4] Sagar Mukherjee, Dipankar Saha, Posiba Mostafa, Deepon Saha, Sayan Chatterjee, C. K. Sarkar, "A Low Power, High Speed, IF Range Flash Type ADC designed with the concept of TMCC and Binary Counter",2012 IEEE..

#### BIOGRAPHY



**Sarojini Mandal** recieved B.Tech Degree from Future Institute of Engineering & Mangament Kolkata. Received M.tech Degree from KIIT University Bhubaneswar Odisha. Area of interest is VLSI Design and

Embedded System.

Dr. J.K. Das presently working as Assistant Professor in KIIT University Bhubaneswar. He has several publications and achievements in various journals and conference.