

# A Comparative Performance Analysis of Various **CMOS** Design Techniques for Multiplier Circuits

Jyoti Gupta<sup>1</sup>, Amit Grover<sup>2</sup>

M. Tech Scholar, Department of ECE, Shaheed Bhagat Singh State Technical Campus, Ferozepur, India<sup>1</sup> Assistant Professor, Department of ECE, Shaheed Bhagat Singh State Technical Campus, Ferozepur, India<sup>2</sup>

Abstract: Multiplication is an important arithmetic operation that plays specific role in digital signal processing, microprocessors and scientific applications. Multipliers have become area of interest these days to search out high speed, low power consumption and area efficient multiplication algorithms. The Power- Delay product plays an effective role in overall performance of a multiplier. There are various low power digital designing techniques available to design digital multipliers. In this article various logic design techniques are used to design multipliers. As different CMOS technologies have different features, however new comparisons have been performed for efficient designing of binary multipliers. In this paper, 4-bit multipliers and 8-bit multipliers have been designed using various logic styles. The performance of both the multipliers have been compared and evaluated at different voltages on the basis of power consumption, area usage, cost applied and delay.

Keywords: CMOS, CPL, DPL, Full Adders, Logic design, Multipliers

# I. INTRODUCTION

The arithmetic operations are widely used in many Multipliers and it's designing. In Section III various applications like microprocessors, portable IC devices, digital signal processing [1]. The very basic building blocks of any arithmetic circuits are adders and multipliers. Binary multipliers are the recurrently used components in most of the digital circuit models. However, with the rise in need of the low power, high speed, less delay portable devices, research work has been initiated to meet all these requirements [2]. The one of the frequently used basic operation of arithmetic circuits is multiplication. Extremely high speed multiplication is the demand of highly advanced digital models to fulfill the needs of complex mathematical applications [3]. The techniques that are involved in the designing of an arithmetic circuit undergo different steps. First step involves the selection of algorithm to be implemented. Then the next step precedes the designing at the architectural level [4]. Furthermore steps involves the circuit designing and last one is the system designing. One of the most important factors in designing of a multiplier is the power that circuit consumes [5]. Therefore power consumption defines the overall circuit performance. Also the transistors count plays a very crucial role in specifying system's cost. There are various types of multipliers that can be realized using different CMOS technologies [6].

In this paper, performance of the various techniques like An Array multiplier is very unvarying design [12]. The CPL, DPL, and CSL based multiplier circuits were evaluated and compared. It was observed that the CPL technology based multiplier circuits consumed less number of transistors as compared to other techniques. The other two styles i.e. CSL & DPL based circuits have been implemented using more number of transistors.

The remaining part of this paper is organized as follow. Section II provides the short introduction to the

designing algorithms are described. Section IV describes the Power dissipation & its types. Results of quantitative comparisons based on simulations of different design techniques are shown in Section V. Finally in Section VI some conclusions are made.

# **II. MULTIPLIERS & ITS DESIGNING**

The multipliers play a crucial role in arithmetic operations in VLSI applications [7]. Low power designing has become the main issue in the development of multiplier circuits and digital processors [8]. The multipliers are widely used in Arithmetic and Logic Unit, DSP applications, filters, arithmetic processors and floating point circuits. There is tremendous increase in the demand of area efficient multipliers [9].

Using different styles of designing algorithms, various types of multipliers can be designed i.e. CPL, DPL & CSL. At structural level, the multipliers can be designed using array structures & tree structures [10]. So, there can be several methods of designing a multiplier circuit. In this paper the comparison of array and tree multipliers are shown designed using different logic styles [11].

# A. Array Multipliers

from multiplication arrav multiplier originates parallelogram [13]. Every partial product bit is fed into a full adder which sums the partial product bit with the sum from the previous adder and a carry from the less significant previous adder [14]. The number of rows in array multiplier denotes length of the multiplier and width of each row denotes width of multiplicand. The output of each row of adders acts as input to the next row of adders [15]. Each row of full adders or 3:2 compressors adds a



partial product to the partial sum, generating a new partial sum and a sequence of carries as shown in Fig.2 [16]. The features of this logic style are good noise margin, fast



Fig.2. 4- bit Unsigned Array Multiplier Architecture

### B. Tree Multipliers

Trees are an extremely fast structure for summing partialproducts [17]. An efficient designing process for multiplication of two numbers was investigated by Wallace in1964 [18]. The main feature of this design is its approach towards execution of the circuit [19]. In tree multiplier partial-sum adders are arranged in a treelike fashion, reducing both the critical path and the number of adders needed as shown in the figure 3 [20].Schematic diagram of unsigned Tree Multiplier is shown in Fig.3.



Fig.3. 4- bit Unsigned Tree Multiplier Architecture

#### III. VARIOUS DESIGNING ALGORITHMS

In low power design there are a variety of considerations like power dissipation due to hazards and critical race conditions, leakage and direct path currents, power consuming transitions in unused circuitry and pre-charge transistors. Description of some designing techniques is discussed in next subsections.

#### A. Conventional Static CMOS Logic-CSL

Conventional static CMOS [21] logic is used in most chip designs in VLSI applications [22]. CMOS is also defined

Copyright to IJARCCE

as Complementary symmetry metal–oxide–semiconductor. The features of this logic style are good noise margin, fast speed and low power. The disadvantage of conventional static CMOS circuits is the voltage swing at the output nodes is equal to the supply voltage that results in higher power dissipation.

#### B. Complementary Pass-Transistor logic- (CPL)

CPL does not use pairs of two metal oxide semiconductor field effect transistors for the accomplishment of the low power logic functions [23]. It utilizes only one type of MOSFETs that is N-type MOSFETs. This is the reason that by implementing CPL techniques, the circuits will have high operating speed. It also includes an NMOS pass transistor logic network, and CMOS output inverters

#### C. Double Pass-transistor Logic- DPL

DPL is a modified version of CPL. In DPL circuits, full voltage swing is achieved at outputs by adding a PMOS transistor in parallel with NMOS transistors.

The features of this logic style are low power consumption, complimentary inputs and outputs. Other advantage of DPL is that this technique eliminates the need for restoration circuitry. Also, this technique has reduced delay as compared to the CPL and CSL techniques.

#### D. Gate-Diffusion Input - (GDI)

Gate diffusion input (GDI) - a new technology of lowpower digital combinational designing of circuits - is presented in 2001[24]. GDI technology provides the designing of low power circuits and having low propagation delay. The GDI method is based on the use of a simple cell as shown in Fig. 4.



Fig.4. Basic GDI cell

## IV. POWER DISSIPATION AND ITS TYPES

The Power dissipation is the most critical parameter for portability & mobility [25]. It is classified in to Dynamic and Static power dissipation. Dynamic power dissipation arises when the circuit is operational, while static power dissipation becomes an issue when the circuit is inactive or is in a power-down mode [26].

#### V. PERFORMANCE PARAMETERS AND SIMULATION SET-UP

The different multipliers are compared based on the performance parameters like propagation delay, number of transistors and power dissipation. To achieve better



performance, the circuits are designed using CMOS process by EDA TANNER in 180nm technology.

In Figure 5, 6, & 7 the comparison of transistor count, power consumption & delay in implementing 4-bit multipliers (array & tree) using various technique is shown using graphical representation.

In figures 8, 9 &10 the comparison for 8-bit multipliers has been shown using graphical representation.



Fig.5. Comparison of transistor count in 4-bit multiplier (array & tree) for various logic designs.



Fig.6. Comparison of power consumption in 4-bit multiplier (array & tree) for various logic designs.



Fig.7. Comparison of delay in 4-bit multiplier (array & tree) for various logic designs.



Fig.8. Comparison of power consumption in 8-bit multiplier (array & tree) for various logic designs.



Fig.9. Comparison of transistor count in 8-bit multiplier (array & tree) for various logic designs.



[9]



Fig.10. Comparison of delay in 8-bit multipliers (array & tree) for various logic designs.

#### VI. CONCLUSION

All the circuits have been implemented on the basis of requirement of different applications. Different logic styles have been proved to be efficient in various applications like most of the functions are complex in CMOS, but very simple (only two transistors per function) in the GDI design method. Here, we have compared some features of different logic styles. The CPL logic style has performed better in case of delay induced and area usage as compared to other logic designs. So, CPL logic style can be used where portability and high speed is the prime aim. Where, CSL consumes the lowest power among the three. But, the CPL logic design style has propagation delay comparable to DPL and CSL logic design style, so CPL can be considered best logic design style with respect to all parameters of 4-bit & 8-bit multiplier (array & tree) architectures.

#### REFERENCES

- M. Pedram, S. Nazarian, "Thermal Modeling, Analysis, and Management in VLSI Circuits: Principles and Methods", Proceedings of the IEEE, Vol. 94, No. 8, pp. 1487-1501, 2006
- [2] E. S. Fetzer, M. Gibson, A. Klein, N. Calick, Z. Chengyu, E. Busta, and B. Mohammad, "A fully bypassed six-issue integer datapath and register file on the Itanium-2 microprocessor," IEEE J. Solid-State Circuits, vol. 37, no. 11, pp. 1433–1430, Nov. 2002.
- [3] S. Naffziger, B. Stackhouse, T. Grutkowski, D. Josephson, J. Desai, E. Alon, and M. Horowitz, "The implementation of a 2-core multithreaded itanium family processor," IEEE J. Solid-State Circuits, vol. 41, no. 1, pp. 197–209, Jan. 2006.
- [4] A. Morgenshtein, A. Fish, I.A. Wagner, "Gate-Diffusion Input (GDI) – A Power Efficient Method for Digital Combinational Circuits," IEEE Trans. VLSI, vol.10, no.5 pp.566-581, October 2002.
- [5] M. Golden, S. Arekapudi, G. Dabney, M. Haertel, S. Hale, L. Herlinger, Y. Kim, K. McGrath, V. Palisetti, and M. Singh, "A 2.6 GHz dualcore 64b x 86 microprocessor with DDR2 memory support," in IEEE ISSCC Dig. Tech. Papers, Feb. 2006, pp. 104– 105.
- [6] A. M. Shams, T. K. Darwish and M. A. Bayoumi. "Permormance Analysis of Low Power 1-Bit CMOS full adder cells", IEEE Transaction on VLSI Systems, Vol. 10, Feb. 2002.
- [7] A. P. Chandrakasan, S. Sheng, and R. W. Brodersen, "Low-power CMOS digital design," IEEE J. Solid-State Circuits, vol. 27, pp. 473–484, Apr. 1992.
- [8] R. Zimmermann and W. Fichtner, "Low-power logic styles: CMOS versus pass-transistor logic," IEEE J. Solid-State Circuits, vol. 32,pp.1079–1090, June 1997.

- K. Yano, Y. Sasaki, K. Rikino, and K. Seki., "Top-down passtransistor logic design," IEEE J. Solid-State Circuits, vol. 31, no. 6, pp. 792-803.Jun. 1996.
- [10] M. Anis, M. Allam, and M. Elmasry, "Impact of technology scaling on CMOS logic styles," IEEE Trans. Circuits and Systems II: Analog and Digital Signal Processing, vol. 49, no. 8, pp. 577-588, Aug. 2002.
- [11] G. Merrett and B. M. Al-Hashimi, "Leakage power analysis and comparison of deep submicron logic gates," in Proc. 14th Int.Workshop on Power, Timing, Modeling, Optimization, and Simulation (PATMOS),pp. 198-207, Sep. 2004.
- [12] Bellaouar, A., and Elmasry, M. I., Low-Power Digital VLSI Design, Kluwer, Norwell, MA, 1995.
- [13] D. Radhakrishanan, S.R. Whitaker, G.K. Maki, Formal design procedures for pass-transistor switching circuits, IEEE J. Solid-State Circuits, 20(3): 531-536, 1985.
- [14] L. Bisdounis, D. Gouvetas and O. Koufopavlou, "A comparative study of CMOS circuit design styles for low power high-speed VLSI circuits", Int. J. of Electronics, Vol. 84, (6): 599-613, 1998.
- [15] Sun, S., and Tsui, P., "Limitation of CMOS supply-voltage scaling by MOSFET threshold voltage", IEEE Journal of Solid-State Circuits, vol. 30, pp. 947-949, 1995.
- [16] D. Radhakrishanan, Low-voltage low-power CMOS full adder, in Proc. IEE Circuits Devices Syst., vol. 148, Feb. 2001.
- [17] Issam S. Abu-Khatter, Abdellatif bellaouar, and M.I. Elmasry, Circuit Techniques for CMOS Low-Power High-Performance Multipliers, IEEE J. Solid- State Circuits, 31(10): 1535-1546,1996.
- [18] Weste, N., and Eshragian, K., Principles of CMOS VLSI Design: A Systems Perspective, Pearson Addison-Wesley Publishers, 2005.
- [19] S. Devadas and S. Malik, A survey of optimization techniques targeting low power VLSI circuits, in Proc. 32nd ACM/IEEE Design Automation Conf., pp. 242–247, 1995
- [20] A. P. Chandrakasan and R. W. Brodersen, "Minimizing power consumption in digital CMOS circuits," Proc. IEEE, vol. 83, pp. 498–523, Apr.1995.
- [21] W. Al-Assadi, A. P. Jayasumana, and Y. K. Malaiya, "Passtransistor logic design," Int. J. Electron., vol. 70, pp. 739–749, 1991.
- [22] A. Chandrakasan, W. J. Bowhill, and F. Fox, Design of High Performance Microprocessor Circuits, 2000, ch. 5, pp. 80–97.
- [23] K. Bernstein, L. M. Carrig, C. M. Durham, and P. A. Hansen, High Speed CMOS Design Styles. Norwell, MA: Kluwer Academic, 1998.
- [24] "Gate-diffusion input (GDI)—A novel power efficient method for digital circuits: A design methodology," presented at the 14th Int. ASIC/SOC Conf., Washington, DC, Sept. 2001.
- [25] D. Wang, M. Yang, W. Cheng, X. Guan, Z. Zhu, Y. Yang Novel Low Power Full Adder Cells in 180nm CMOS Technology Industrial Electronics and Applications, pp 430-433, 2009.
- [26] P. C. H. Meier, Analysis and Design of Low Power Digital Multipliers, Ph.D. Thesis, Carnegie Mellon University, Dept. of Electrical and Computer Engineering, Pittsburgh, Pennsylvania, 1999.

#### BIOGRAPHIES



Jyoti gupta has received her B. Tech degree in electronics and communication engineering from Baba Farid College of Engineering & Technology, Bathinda. She is pursuing her research work under the guidance of

Mr. Amit Grover, Assistant Professor, Department of ECE, Shaheed Bhagat Singh State Technical Campus, Moga road, Ferozepur. The author place of birth is Ferozepur, Punjab, India on 20<sup>th</sup>, April 1990. Her area of interest includes VLSI designing, signal processing, MIMO systems, Wireless mobile communications, High speed digital communications and 4G Wireless communications.



International Journal of Advanced Research in Computer and Communication Engineering Vol. 3, Issue 5, May 2014



**Amit Grover** became a Member (M) of Association ISTE in 2006, a Senior Member (SM) of society SELCOME in September 2009, and a Project-In charge (PI) in august 2011 and in September 2012.

The author place of birth is Ferozepur, Punjab, India on 27<sup>th</sup>, September 1980.The author received his M. Tech degree in Electronics and Communication Engineering from Punjab Technical University, Kapurthla, Punjab, India in 2008 and received his B. Tech degree in Electronics and Communication Engineering from Punjab Technical University, Kapurthala, Punjab, India in 2001. Currently, he is working as an Assistant Professor in Shaheed Bhagat Singh State Technical Campus. Ferozepur, Punjab, India. The author is a Reviewer of many Reputed International Journals. His area of interest includes signal processing, MIMO systems, Wireless mobile communication; high speed digital communications, 4G Wireless Communications and VLSI Design.