

International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 9, September 2015

# **Design Approach of High Performance** 32-bit Multiplier Based on Vedic Mathematics using Pipelining

Arpita S Likhitkar<sup>1</sup>, M.N.Thakare<sup>2</sup>, S.R.Vaidya<sup>3</sup>

Research Scholar, Electronics(comm), S.D.C.O.E, Wardha. India<sup>1</sup>

Assistant Professor(Sel.Gr), Electronics & Tele comm, B.D.C.O.E, Wardha, India<sup>2</sup>

Assistant Professor, Electronics Engg, S.D.C.O.E, Wardha, India<sup>3</sup>

Abstract: Many processor devotes a considerable amount of processing time in performing arithmetic operations particularly multiplication operations therefore high-speed multiplier is much desired. There are various methods of multiplication in Vedic mathe-matics, Urdhva tiryagbhyam, being a general multiplication formula is equally applicable to all cases of multiplication. This is more efficient in the multiplication of large numbers with respect to speed and area. In that we will see the different types of multiplier that will be generated using a Vedic Mathematics. In that we will proposed a 4-bit binary multiplie using this sutra. A new 4-bit adder is proposed which when used in multiplier, . Also we proposed 8-bit adder, 16 bit adder & 32 bit adder using this adder we proposed an 8-bit multiplier, 16 bit multiplier & 32 bit multiplier using a Vedic Mathematics (Urdhya Tirvagbhyam sutra) for generating the partial products. Also this paper proposed the design of high speed Vedic Multiplier using the techniques of Ancient Indian Vedic Mathematics. For Improving our generated result we used the concept of pipelining and design 4-bit, 8-bit, 16bit & 32-bit pipeline Multiplier.

Keywords: VLSI, Urdhva Tirvagbhyam sutra, Adder, Multiplier.

## **I.INTRODUCTION**

Multipliers are essential in implementation of systems An illustration of Urdhva Tiryagbhyam sutra is shown in realizing many important functions such as fast fourier transforms and multiply accumulate. Multiplier is one of the key hardware blocks in designing arithmetic operation, signal and image processors. Many transform algorithms like the basic building blocks in Fast Fourier transforms, DCT, DFT etc., make use of multipliers. High performance multipliers using Vedic mathematics are proposed and conclude that it is suitable for high-speed complex arithmetic circuits .

The basic idea behind all these attempts was the fast implementation of the multiplier and addition of the partial products . With advances in technology, many researchers have tried to design multipliers using Vedic sutras, which offer high speed, low power consumption, and regularity of layout and less area or even combination of them in multiplier Multiplier is time-consuming operations in many of the digital signal processing applications and computation can be reduced using the Vedic sutras and the overall processor performance can be improved for many applications.

Therefore, the goal is to create hybrid architectures that is comparable in speed, area and power, but requires less area than a design using a standard multiplier. The motivation behind this work is to explore the Design and implementation of hybrid multiplier architecture. The proposed pipelined Vedic-Array multiplier is based on the Vedic Sutras.

**II.VEDIC MATHEMATICS** 

Figure 1



The 4x4 multiplication has been done in a single line in Urdhva Tiryagbhyam sutra [1], whereas in shift and add(conventional) method, four partial products have to be added to get the result. Thus, by using Urdhva Tiryagbhyam Sutra in binary multiplication, the number of steps required calculating the final product will be reduced and hence there is a reduction in computational time and increase in speed of the multiplier. Now we will see the multiplication of two decimal numbers using the Urdhva Tiryagbhyam sutra which is shown in fig no.2 below. STEP 1 STEP 2 STEP 3





Copyright to IJARCCE



International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 9, September 2015

## **III. IMLIMENTED WORK**

**Pipelining:**- Pipelining is one of the popular methods to realize high performance computing platform. Pipelining is a technique where multiple instruction executions are overlapped. It comes from the idea of a water pipe: continue sending water without waiting the water in the pipe to be out.

By pipelining the unit of a system we can produce result in every clock cycle.It leads to a reduction in the critical path. It can either increase the clock speed (or sampling speed) or reduces the power consumption at same speed in a DSP system.

Pipelining is a concept to reduce the delay in the critical path.Pipelining is a set of data processing elements connected in series, where the output of one element is the input of the next one. The elements of a pipeline are often executed in parallel or in time-sliced fashion; in that case, some amount of buffer storage is often inserted between elements.

First we are generating a 1-bit adder having a14-Transister then using this 1-bit adder we generated 4-bit, 8-bit, 16bit, 32-bit and 64-bit Adder. Using this adder we are generating 4-bit multiplier, 8-bit multiplier, 16-bit multiplier, 32-bit multiplier.

For reducing the delay we used the pipelining concept and using the concept of these pipelining we generate 4-bit pipeline multiplier, 8-bit pipeline multiplier, 16-bit pipeline multiplier, 32-bit pipeline multiplier.

The schematic 4-bit, 8-bit, 16-bit and 32-bit pipeline multiplier is shown in fig.3,5,7,8.



Fig.3: Schematic of 4-bit pipeline Multiplier



Fig.4: Output of 4-bit pipeline Multiplier in 180nm technology



Fig.5: Schematic of 8-bit pipeline Multiplier



Fig.6: Output of 8-bit pipeline Multiplier in 180nm Technology

| Adder 32 Bits |   |       | _    |     |    | •        | -   | -  | -    |       | •   |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|---------------|---|-------|------|-----|----|----------|-----|----|------|-------|-----|---|-------------|-----|---|------------|-----|-----|-----|-----|-------|--|--|-----|----|
| Adder 32 Bits |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
| Adder 32 Bits |   | · • [ |      | -   |    | <b>T</b> |     |    | -    | · • • | ••• | - | Personal Am | 7   | - | <b>-</b> 1 |     |     |     |     |       |  |  |     |    |
| Adder 32 Bits |   |       | 1111 |     |    |          | ШЛ  |    | III. |       | i m | Ē | m           | niu |   | III.       |     |     |     |     |       |  |  |     |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    | "⊨   |       | m   |   |             |     |   | "i=        |     |     |     |     |       |  |  |     |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    | F    |       | •   |   |             |     |   |            |     |     | -1- |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    | E    |       |     |   |             |     |   |            |     |     | 1   |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            | •   | •   |     |     |       |  |  |     |    |
|               |   |       | A    | dde | en |          | Ri. | ts |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     | -   |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    | E    |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|               | H |       |      | -   |    | •        |     |    |      | - 1   | •   |   |             |     |   |            |     | . 1 |     |     |       |  |  |     |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    | E    |       |     |   |             |     |   |            |     |     |     | щ   | 11.12 |  |  | Ц., |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    | _F   |       |     |   |             |     |   | _ E        |     |     |     |     |       |  |  |     |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            | -   |     | 54  | •   |       |  |  |     |    |
| Adder 32 Bits |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
| Adder 32 Hits |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            | tll |     | - 1 | ۰.  |       |  |  | ΈΞ. |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     | . / |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            | +   |     |     | •   |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     |     |     |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            |     | -   |     |     |       |  |  |     |    |
|               |   |       |      |     |    |          |     |    |      |       |     |   |             |     |   |            | Ľ   |     |     |     |       |  |  |     | Ξ. |

Fig.7: Schematic of 16-bit pipeline Multiplier



Fig.8: Schematic of 32-bit pipeline Multiplier

The output of 4-bit pipeline multiplier, 8-bit pipeline multiplier, on 180nm technology is shown in above fig 4,6. And its parameter on 180nm technology is shown in table below.



International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 9, September 2015

| Type of adder   | Technology | Parameter    |                         |  |  |  |  |
|-----------------|------------|--------------|-------------------------|--|--|--|--|
| adder           |            | No. of gates | Power                   |  |  |  |  |
| Full<br>adder   | 180nm      | 14           | 8.7704×10 <sup>-5</sup> |  |  |  |  |
| 4-bit<br>Adder  | 180nm      | 56           | 5.0427×10 <sup>-4</sup> |  |  |  |  |
| 8-bit<br>Adder  | 180nm      | 112          | 2.9435×10 <sup>-6</sup> |  |  |  |  |
| 16-bit<br>Adder | 180nm      | 224          | 3.4530×10 <sup>-4</sup> |  |  |  |  |
| 32-bit<br>Adder | 180nm      | 448          | 1.4821×10 <sup>-3</sup> |  |  |  |  |

Table 1: Parameters of Adder

| Multiplier           | Technology | Parameter    |                         |  |  |  |  |  |
|----------------------|------------|--------------|-------------------------|--|--|--|--|--|
| Munipher             | Technology | No. of gates | Power                   |  |  |  |  |  |
| 4-bit<br>multiplier  | 180nm      | 240          | 2.6689×10 <sup>-3</sup> |  |  |  |  |  |
| 8-bit<br>multiplier  | 180nm      | 1638         | 1.6733×10 <sup>-3</sup> |  |  |  |  |  |
| 16-bit<br>multiplier | 180nm      | 3276         | 5.0198×10 <sup>-3</sup> |  |  |  |  |  |
| 32-bit<br>multiplier | 180nm      | 6552         | 2.1836×10 <sup>-2</sup> |  |  |  |  |  |

| Multiplier                       | Technology | Parameter    |                         |  |  |  |  |  |
|----------------------------------|------------|--------------|-------------------------|--|--|--|--|--|
| winnplier                        | Teennology | No. of       | Power                   |  |  |  |  |  |
| 4-bit                            | 180nm      | gates<br>400 | 2.9102×10 <sup>-3</sup> |  |  |  |  |  |
| pipeline<br>multiplier           |            |              |                         |  |  |  |  |  |
| 8-bit<br>pipeline<br>multiplier  | 180nm      | 2278         | 1.2823×10 <sup>-3</sup> |  |  |  |  |  |
| 16-bit<br>pipeline<br>multiplier | 180nm      | 10456        | 5.4916×10 <sup>-3</sup> |  |  |  |  |  |
| 32-bit<br>pipeline<br>multiplier | 180nm      | 44512        | 2.3809×10 <sup>-2</sup> |  |  |  |  |  |

Table 3: Parameters of 32-bit pipeline Multiplier

Table 4: The 4×4-bit & 8×8-bit Vedic Multiplier with and without pipelining in terms of Delay

| Type of<br>Multiplier | Without<br>Pipelining | With<br>Pipelining | % Optimization in Delay |
|-----------------------|-----------------------|--------------------|-------------------------|
| 4-bit<br>Multiplier   | 86.12n                | 7.30n              | 91.52%                  |
| 8-bit<br>Multiplier   | 197.05n               | 14.60n             | 92.59%                  |

Below is the graph showing delay comparisons of 4×4 and 8×8 bit Vedic Multiplier with and without pipelining for Feature Size 0.18µm



### **IV. CONCLUSION**

In the present paper we generated a1-bit full adder using this full adder we generate 4-bit, 8-bit,16-bit & 32 -bit adder. We use these adder and generated the 4-bit, 8-bit, 16-bit & 32-bit multiplier . Also all the multipliers are generated using a Ancient Indian Vedic Mathematics technique.And we will see the result of adder & multipliers on 180nm technology.In that no. of gates are continuously increasing according to the no. of gates power level change but it will increased in little amount by using the pipelining concept. Also we see that the result in terms of Delay then 91.52% delay optimization occurs in 4-bit pipeline multiplier when compared with 4-bit multiplier and 92.59% delay optimization occurs in 8-bit pipeline multiplier when compared with 8-bit multiplier so the delay can reduced by using the pipelining concept.

### REFERENCES

- "VLSI implementation of 32-bit unsigned multiplier an efficient CLAA & CSLA", SriRamay , SuhaliAfroz/ IPASJ International Journal of Electronics & Communications (IIJEC), Vol.2, Issue 7, July 2014.
- [2]. "Delay-Power Performance Comparison Of Multipliers In VLSI Circuit Design", Sumit Vaidya And Deepak Dandekar/International Journal of Computer Networks & Communications (IJCNC), Vol.2, No.4, July 2010.
- [3] "VLSI Implementation of Vedic Multiplier with Reduced Delay" Krishnaveni D, Umarani T.G ISSN No:2250-3536, Vol 2, Issue 4, Jully 2012.
- [4] "Design and Implementation of 8-bit Vedic Multiplier" Premananda B.S.Samarth S. Pai, Shashank S .Bhat, ISSN(print):2320-3765, ISSN(online):2278-8875, Vol 2, Issue 12, December 2013
- [5] "A Hierarchical Design Of High Performance 8×8 Bit Multiplier Based On Vedic Mathematics", Sumit R. Vaidya, Deepak R. Dandekar/Icccs2011.
- [6] "Low Power High Speed 16x16 bit Multiplier using Vedic Mathematics" R.S.Meena,UCE,RTU,Kota, S.Sarkar Jadhavpur Univercity,Kolkata, International Journal of computr Application[ (0975-8887),Vol.59-No.6, December 2012
- [7] "VHDL Implementation of Fast 32X32 Multiplier based on Vedic Mathematics", S. Kokila, Ramadhurai.R, L.Sarah/International Journal of Engineering Technology and Computer Applications Vol.2, No.1, Apr 2012
- [8] "Low power and high speed 8x8 bit Multiplier Using Non- clocked Pass Transistor Logic" C.Senthilpari, Ajay Kumar Singh and K. Diwakar, International Conference on Intelligent and Advance System-2007
- [9] Shamim Akhtar "VHDL Implementation of Fast N×N Multiplier Based on Vedic Mathematics", 1-4244-1342-7/07, 2007 IEEE
- [10] Anantha P. Chandrakasan, Robert W. Brodersen, "Low Power Digital CMOS Design" Kluwer Academic Publishers, 1995.

Copyright to IJARCCE