

Vol. 10, Issue 3, March 2021 DOI 10.17148/IJARCCE.2021.10310

# AN EFFICIENT WIRELESS ENERGY TRANSFER SYSTEM FOR CONVERTING RADIO FREQUENCY SIGNAL INTO DC SIGNAL

# B.Gothavari<sup>1</sup>, P.Durugadevi<sup>2</sup> and Mr.R.Ravi<sup>3</sup>

UG Scholar, Department of Electronics and communication Engineering, Krishnasamy college of engineering and Technology<sup>1</sup>

UG Scholar, Department of Electronics and communication Engineering, Krishnasamy college of engineering and Technology<sup>2</sup>

Assistant Professor, Department of Electronics and communication Engineering, Krishnasamy college of engineering and Technology<sup>3</sup>

- Abstract: This paper presents a reconfigurable radio frequency to direct current (RF-DC) converter operating at 902 MHz frequency designed to efficiently harvest RF signals and convert into useable DC voltages for RF energy harvesting applications. The proposed scheme employs a dual-path, a series (low- power) path and a parallel (high-power) path, to maintain high power conversion efficiency (PCE) over wide input power range. The dual-path is composed of two identical rectifier blocks utilizing internal threshold voltage cancellation (IVC) technique to efficiently compensate the threshold voltage of the transistors used as rectifying devices. An adaptive control circuit (ACC) consisting of a comparator, an inverter and three switches is used in the proposed scheme. The ACC activates the series path or the parallel path to maximize the harvested power based on the input power range. The proposed scheme is designed and fabricated in a 180 nm complementary metal-oxide semiconductor (CMOS) technology. The measurement results show that PCE of the proposed circuit is above 20% from −18 dBm to −5 dBm, maintaining 13-dB input power range with peak PCE of 33% at −8 dBm for 200 k load resistance. The proposed circuit demonstrates−20.2 dBm sensitivity across 1 M load resistance while producing 1 V output DC voltage.
- **INDEX TERMS** CMOS technology, dual path, power conversion efficiency, reconfigurable, RF-DC power converter, RF energy harvesting.

# **INTRODUCTION**

In recent years, radio frequency (RF) energy harvesting has become an intensive area of research for remote power supply of wireless sensors/devices in the Internet of Things (IoT), radio frequency identification (RFID) systems and biomed- ical implanted devices by eliminating the need for battery and its limited lifetime [1]–[4]. Depending upon batteries as reliable energy source for wireless sensors/devices impose several constraints including regular charging and mainte- nance of the batteries due to their limited lifetime and their replacement in harsh environments. An RF-DC converter in an RF energy harvesting system scavenges the electromagnetic energy from ambient sources and converts into DC voltage for power supply of wireless sensor/devices [5]. Fig. 1 shows a block diagram of an entire farfield wire- less power transfer (WPT) system which consists of a RF power source connected to a transmitting antenna, a radio channel, and a receiving antenna connected to an RF energy harvester [6]–[9]. The receiving antenna receives the incom- ing RF energy and forwards it to an impedance matching circuit which ensures the maximum power transfer from the receiving antenna to an RF-DC power converter. The RF-DC converter rectifies the incoming RF energy and converts into



FIGURE 1. Block diagram of a far-field wireless power transfer system.

the output DC power. Finally, an energy storage component (capacitor or battery) is used to store the output DC

**Copyright to IJARCCE** 



Vol. 10, Issue 3, March 2021

# DOI 10.17148/IJARCCE.2021.10310

voltage. The performance of the RF-DC converter, being the main component in RF energy harvesting system, can be evaluated by its power conversion efficiency (PCE) and sensitivity. The PCE is the ratio of power, harvested by the RF-DC converter, delivered to the load to the RF input power while sensitivity is the minimum input power required to generate DC voltage at the output. The PCE of the RF-DC converter can be expressed as [20]techniques generally do compensation of threshold voltage of the rectifying devices by using additional circuitry. An adaptive threshold voltage compensated scheme proposed in

[14] uses auxiliary transistors to control gate-source voltage of the rectifying devices. A differential dual-path CMOS rectifier described in [15] employs an adaptive control cir- cuit to control both high-power path and low-power path over extending input power range. However, high-power is always connected to antenna which increases the parasitic capacitances once the low-power path is activated to harvest the RF energy. Authors in [16], [17] implement maximum power point tracking (MPPT) technique selecting optimum number of rectifier stages to maintain high PCE over wide input power range. A differential CMOS rectifier used in

[18] implements a reconfigurable circuit that reconfigure the stages from parallel to series and vice versa based on the RF power level. A hybrid threshold voltage compensated scheme used in [19] employs PMOS transistors as rectifying devices in all rectifier's stages except in first stage in order to eliminate the need of NMOS triple-well transistors. Author in [20] reports a dual-band rectifier implementing an internal thresh-

$$Pout 
\eta = Pin 
V 2 
R_L P_{in} 
= DUT × 100% (1)$$

old voltage compensation technique. A differential cross- coupled rectifier reported in [21] compensates the threshold voltage of the rectifying devices and minimizes their leakagewhere  $P_{in}$  is the input power applied to the RF-DC converter,  $V_{OUT}$  is the output DC voltage across the resistive load  $R_L$ .

In a far-field WPT system, the performance of an RF energy harvester is strongly affected by several factors. For example, limited signal strength received at the input of the RF energy harvester due to path loss, the unpredictable atten- uations in the signal strength over distance from the power source [10], presence of hurdles/obstacles between the RF energy harvester and the power source, antenna orientation, and transmission medium in which the RF energy harvester is utilized. As a result, the overdrive voltages generated by the RF voltage levels are not large enough for the rectifying devices to have low conduction losses even after boosted by the impedance matching circuit. Consequently, the RF energy harvester fails to harvest the maximum possible energy and its performance degrades. Therefore, designing a high per- formance RF energy harvester over a wide input power range is a major challenge, especially at low input power levels.

A number of threshold voltage compensation tech- niques for the rectifying devices have been proposed in order to increase the efficiency of the RF energy har- vesters. Technology-based techniques use Schotty diodes[11] or HSMS diodes [12] to implement the rectifier cir- cuit. The drawbacks of these techniques are high produc- tion cost that is caused by the additional fabrication steps and integration with the standard CMOS integrated circuits. Circuitbased techniques including active/passive circuits are alternatively used for threshold voltage (V<sub>th</sub>) compensation of transistors used as rectifying devices [13]–[27]. The active circuit reported in [13] requires external battery that results in increased cost and maintenance. On contrary, passivecurrent. A self-compensation scheme used in [22] consists of triple-will NMOS transistors in order to provide individ- ual body biasing. A self-biasing circuit described in [23] provides DC biasing voltage by using off-chip impedance resistive network. Author in [24] presents a threshold voltage compensation circuit where passively generated compensated voltage stored on the capacitor is applied to gate-source ter- minal of the rectifying devices. A differential cross-coupled rectifier reported in [25] reduces the reverse-leakage current problem occurred in the conventional cross-coupled rectifier. However, differential circuits require a PCB balun for con-version of single-ended to differential or differential antenna which result in additional cost and large area on the PCB board. Authors in [26], [27] report a cascaded rectifier using dynamic threshold voltage cancellation (DVC) technique in combination with the internal threshold voltage cancellation (IVC) technique to efficiently compensate threshold voltages of the rectifying devices.

Most of the circuit solutions proposed in the literature have been designed to produce maximum PCE at a specific input power level and failed to harvest RF energy at wide low input power range. This paper presents a reconfigurable RF-DC converter that harvests the maximum possible RF energy and maintains high PCE over wide low input power range. The proposed circuit demonstrates superior performance to the published state-of-the-art work.

This paper is organized as follows. Section II describes the working principle of the proposed reconfigurable RF-DC converter. Section III explains the circuit description of the sub-blocks of the proposed architecture. Sections IV depicts the measurement results. Section V finally concludes the paper.

# **Copyright to IJARCCE**



Vol. 10, Issue 3, March 2021

DOI 10.17148/IJARCCE.2021.10310







FIGURE 3. Block diagram of the proposed reconfigurable RF-DC power converter.

# PROPOSED RECONFIGURABLE RF-DC CONVERTER

Fig. 2 presents the conceptual idea applied in the proposed reconfigurable circuit. Fig. 2(a) and (b) display the PCE of a conventional single-path power converter that is optimized to operate efficiently at low input power and high input power, respectively. It is clear that the high-PCE can only be achieved over a narrow input power range for the single-path rectifier. On the contrary, Fig. 2(c) depicts a high PCE graph of the reconfigurable circuit. This high PCE, over wide input power range, is achieved by combining both graphs of Fig. 2(a) and (b).

Fig. 3 shows block diagram of the proposed reconfigurable RF-DC converter. The proposed scheme is composed of two identical rectifier blocks, three MOSFET switches (SW<sub>1</sub>, SW<sub>2</sub> and SW<sub>3</sub>), a comparator, and an inverter. The switches are used to reconfigure the proposed circuit and are controlled by the output of the comparator and the inverter. The tran- sistors used in the proposed architecture are low threshold voltage (LVT) of general purpose (GP). Fig. 4 presents the working principle of the proposed circuit. Fig. 4(a) shows the series-path operation of the proposed circuit for low input power range. The comparator compares output voltage (V<sub>OUT</sub>) of the proposed circuit to a reference voltage (V<sub>REF</sub>). As long as the V<sub>OUT</sub> is lower than the V<sub>REF</sub>, the comparator gives low-voltage "VCMP L" and the inverter gives high- output "H". This mechanism turns-on the switch SW<sub>1</sub> and turns-off the switches SW<sub>2</sub> and SW<sub>3</sub> to allow the two identi- cal rectifier blocks to operate in series with each other. This increases the harvested power at the output and eventually increases the PCE of the proposed scheme at the low input power range. Fig. 4(b) represents parallel-path operation of the proposed circuit for high input power range. When V<sub>OUT</sub> becomes higher than the V<sub>REF</sub>, the comparator produces high-voltage "VCMP H" and inverter produces low volt- age "L". This process turns-off the switch SW<sub>1</sub> and turns-on the switches SW<sub>2</sub> and SW<sub>3</sub> to allow the two identical rectifier blocks to operate in parallel with each other. This increases the PCE of the proposed scheme at the low input power range. Fig. 4(b) represents parallel-path operation of the switches SW<sub>2</sub> and SW<sub>3</sub> to allow the two identical rectifier blocks to operate in parallel with each other. This increases the PCE of the proposed scheme at the low input power range. Fig. 4(b) represents parallel-path operation of the proposed circuit for high input power range. When V<sub>OUT</sub> becomes higher than the V<sub>REF</sub>, the comparator produces high-voltage "VCMP H"

# CIRCUIT DESCRIPTION

# **1. RF-DC CONVERTER DESIGN**

Fig. 5 presents circuit description of one of the rectifier blocks used in the proposed reconfigurable power converter scheme. The rectifier circuit used in the proposed scheme is similar to the rectifier proposed in [20]. The rectifier circuit employs internal threshold voltage cancellation (IVC) technique for threshold voltage (V<sub>th</sub>) compensation of the transistors used as rectifying devices. The main rectification body is com- posed of one NMOS transistor (M<sub>n</sub>) and two PMOS transis- tors (M<sub>p1</sub> and M<sub>p2</sub>). An auxiliary block is made-up of two PMOS transistors, namely M<sub>a</sub> and M<sub>b</sub>, which are referred as back-compensated transistor and forward-compensated transistor, respectively. The width of M<sub>n</sub> is chosen 7  $\mu$ m while widths of M<sub>p1</sub> and M<sub>p2</sub> are set to be 14  $\mu$ m each. The widths of M<sub>a</sub> and M<sub>b</sub> are selected to be 1  $\mu$ m each, and channel lengths of all the transistors are set to be minimum. The value of both coupling capacitor (C<sub>in</sub>) and auxiliary capacitor (C<sub>aux</sub>) are chosen 2 pF.The transistors M<sub>a</sub> and M<sub>b</sub> reduce V<sub>th</sub> of forward-biased transistors and minimize the reverse leakage current of the reverse-biased transistors in the main rectification

#### **Copyright to IJARCCE**

# IJARCCE



International Journal of Advanced Research in Computer and Communication Engineering

Vol. 10, Issue 3, March 2021

# DOI 10.17148/IJARCCE.2021.10310

chain, respectively. During posi- tive phase of input power, as shown in Fig. 5(a), the back- compensated transistor  $M_a$  reduces  $V_{th}$  of the forward-biased transistors ( $M_{p1}$  and  $M_{p2}$ ), and increases harvested power in the main rectification chain. The forward-compensated transistor  $M_b$  remains turned-off as its source-gate voltage ( $V_{sg}$ ) lies below  $V_{th}$ . During negative phase of input power, as shown in Fig. 5(b), the rectifying devices  $M_{p1}$  and  $M_{p2}$  are reversed-biased, and  $V_{sg}$  of  $M_b$  is larger than its  $V_{th}$  to turn it on. This reduces source-gate voltages ( $V_{sg1}$  and  $V_{sg2}$ ) of transistors ( $M_{p1}$  and  $M_{p2}$ ) to zero, respectively, and consequently minimizes the leakage current in the rectification chain. The auxiliary capacitor,  $C_{aux}$ , stores some charge which is lost during reversed-biased condition. Indeed, the voltage drop ( $V_{aux}$ ) across capacitor  $C_{aux}$  is obtained from both forward and reverse conduction and can be written as:



FIGURE 4. Proposed reconfigurable RF-DC converter with (a) series path operation, and (b) parallel path operation.



FIGURE 5. Rectifier circuit with (a) positive phase operation, and (b) negative phase operation.



The  $V_{sg2}$  of the  $M_{p2}$  increases as long as the output voltage ( $V_{RECT}$ ) of the rectifier increases. When the  $V_{sg2}$  is equal to the threshold voltage of the  $M_{p2}$ , the  $M_{p1}$  enters the saturation region. As a result, the proposed circuit compensates the effect of threshold voltage and improves the PCE and output

**Copyright to IJARCCE** 

# IJARCCE



International Journal of Advanced Research in Computer and Communication Engineering

Vol. 10, Issue 3, March 2021

# DOI 10.17148/IJARCCE.2021.10310

# **2.** ADAPTIVE CONTROL CIRCUIT DESIGN

Due to limited harvested power from ambient environment, power consumption must be taken into account when design low-power adaptive control circuit (ACC). The ACC consists of a common-gate input comparator, an inverter and three

DC voltage V<sub>RECT</sub>. switches (SW<sub>1</sub>, SW<sub>2</sub> and SW<sub>3</sub>). The common-gate input



(a)

(b)





**FIGURE 8.** Measurement results of the proposed circuit versus input power for 200 k  $\blacktriangle$  load. (a) PCE, and (b) output DC voltage.

comparator is the key circuit of the ACC. Fig. 6 displays the circuit diagram of the common-gate input comparator having same structure as described in [15]. The comparator compares the output voltage ( $V_{OUT}$ ) of the proposed circuit to the reference voltage ( $V_{REF}$ ) and controls the switches (SW<sub>1</sub>, SW<sub>2</sub> and SW<sub>3</sub>) in order to reconfigure the proposed circuit depending upon the input power level. At low input power conditions, the current consumption of the comparator is exponential and is negligible. Moreover, high voltage devices with low-current conduction are used in the comparator to avoid extra current consumption at high input power conditions.

# MEASUREMENT RESULTS 1. CHIP MICROPHOTOGRAPH AND MEASUREMENT SETUP

The proposed reconfigurable RF-DC converter is fabricated in a standard 180 nm CMOS technology. Fig. 7(a) presents the chip microphotograph of the proposed circuit having an active die area of 340  $\mu$ m 310  $\mu$ m, excluding the pads. Fig. 7(b) depicts the measurement setup to check the performance of the proposed circuit. The fabricated chip is wirebonded on a PCE board. A single-tone sinusoidal signal operating at 902 MHz is generated by Agilent E4438C signal generator to test the chip. An Oscilloscope, Tektronix TDS2024B, and a digital voltmeter are used to record the output DC voltage. An off-chip pi-matching circuit is implemented onto the PCB board to match the input impedance of the proposed circuit to 50  $\blacktriangle$  and reflection co-efficient S<sub>11</sub> is calculated. The net input power that is given to the chip is calculated after excluding the transmission losses and the reflection losses.

**Copyright to IJARCCE** 



Vol. 10, Issue 3, March 2021

# DOI 10.17148/IJARCCE.2021.10310

# 2. PERFORMANCE MEASUREMENT

The performance of the proposed circuit is determined by the PCE and the output DC voltage versus input RF power. The measured reflection co-efficient  $S_{11}$  at 902 MHz of the proposed circuit is27.5 dB. To check the performance of the series path and parallel path separately, two off-chip control pins can be used to enable/disable the series and the parallel path. When both pins are connected to a high voltage, the proposed circuit operates in the adaptive selection mode. Fig. 8(a) shows measured PCE of the proposed circuit versus input power range for an optimum load resistance of 200 k  $\blacktriangle$ . Measurement results show that more than 20% PCE is achieved from18 dBm to8 dBm for series (low- power) path with peak PCE of 34% at13dBm. Similarly, PCE is above 20% from 12 dBm to5 dBm for paral-lel (high-power) path with peak PCE of 35% at 8 dBm.



FIGURE 9. Measurement results of the proposed circuit versus input power for different loads. (a) PCE, and (b) output DC voltage.



**FIGURE 10.** Measurement results of the proposed circuit versus frequency for 200 k  $\blacktriangle$  load. (a) PCE, and (b) output DC voltage.

- dual-path depending upon the value of V<sub>OUT</sub> and V<sub>REF</sub>, the PCE of the proposed circuit is above 20% from 18 dBm to 5 dBm with peak PCE of 33% at 8 dBm-and maintains 13-dB input power range. Even though the switches used to reconfigure the proposed circuit are not ideal switches due to process variations, the PCE of the proposed scheme
- withadaptive path control circuit is still-improved. Fig. 8(b) depicts the measured output DC voltage versus input power
   range for load resistance of 200 k▲. The output DC voltage of the series (low-power) path is higher than the parallel (high-power) path from 19 dBm to 11 dBm. From 10 dBm to onward, output DC voltage of the parallel path is higher

than the series path. Fig. 9(a) shows the measured PCE of the proposed circuit for different loads. The peak efficiencies of the proposed circuit are 33%, 32%, 31%, and 28.5% at input power levels of 8 dBm, 15 dBm, 16, and 17 dBm for load resistances of 200 k  $\blacktriangle$ , 400 k  $\blacktriangle$ , 600 k  $\blacktriangle$ , and 1 M  $\bigstar$ , respectively. Fig. 9(b) displays the measured output DC voltages of the proposed circuit for different loads. It can be seen that the output DC voltage increases with the increase in load resistances. Fig. 10(a) and (b) depict measured PCE and output DC voltage of the proposed circuit

versus frequency at different input power levels for 200 k  $\blacktriangle$  load, respectively. Since the proposed circuit is optimized and designed for 902 MHz, it gives superior performance at 902 MHz to the other frequencies. The proposed circuit achieves a sensitivity of 20.2 dBm while producing 1 V output DC voltage for 1 M  $\bigstar$  resistive load.

#### **Copyright to IJARCCE**



Vol. 10, Issue 3, March 2021

#### DOI 10.17148/IJARCCE.2021.10310

# 3. COMPARISON WITH PUBLISHDED WORKS

Table 1 summarizes the measurement results of the proposed circuit and its performance is compared with the published state-of-the-art works. The proposed circuit provides a recon- figurable structure to achieve high PCE over extended input power range. Despite being single-ended structure, the pro- posed circuit shows better performance than most of the reported works. The PCE is above 20% from 18 dBm to 5 dBm over 13-dB input power range. The peak PCE of 33% is achieved at 8 dBm with an output DC voltage of 3.23 V across 200 k  $\blacktriangle$  load resistance. The proposed circuit achieves wider input power range than the circuits reported in [14], [15], and [21] while demonstrates better sensitivity thanthe circuits reported in [15], [16], [22], and [25].

|                                                |                             | [14]                     | [15]                        | [14]                               | [21]                     | 2221                       | [25]                        |
|------------------------------------------------|-----------------------------|--------------------------|-----------------------------|------------------------------------|--------------------------|----------------------------|-----------------------------|
| Technology                                     | 1 his Work<br>180 nm        | 130 nm                   | 65 nm                       | 180 nm                             | 90 nm                    | 90 nm                      | 180 nm                      |
| Frequency                                      | 902 MHz                     | 915 MHz                  | 900 MHz                     | 900 MHz                            | 868 MHz                  | 915 MHz                    | l GHz                       |
| Reconfigurable                                 | Yes                         | -15 dBm                  | -10 dBm<br>Yes              | Yes                                | _                        | -                          | _                           |
| Additional<br>requirements                     | -                           | -                        | Differential<br>antenna     | Maximum<br>Power Point<br>Tracking | Differential<br>antenna  | Triple-well                | Differential<br>antenna     |
| Peak PCE and at                                | Peak: 33.0%<br>@ -8 dBm     | Peak: 32.0%<br>@ -15 dBm | Peak: 36.5%<br>@ -10 dBm    | Peak: 48.2%<br>@ 0 dBm             | Peak: 24.0%<br>@ -21 dBm | Peak: 11.0%<br>@ -18.8 dBm | Peak: 65.0%<br>@ -18 dBm    |
| power levels                                   | 20% @<br>-18 dBm            | 18% @<br>-19 dBm         | 20% @<br>-16 dBm            | 31.8% @<br>-20 dBm                 | 18% @<br>-15 dBm         | 9% @<br>-15 dBm            | 30% @<br>-25 dBm*           |
|                                                | 21% @<br>-5 dBm             | 18% @<br>-10 dBm         | 20% @<br>-5 dBm             | 41.1% @<br>20 dBm                  | 10% @<br>-11 dBm         | 3.5% @<br>-10 dBm          | 30% @<br>-10 dBm*           |
| Output DC Voltage                              | 3.23 V<br>@ -8 dBm          | 3.2 V<br>@               | 2.3 V<br>@                  | 3.32 V<br>@ 0 dBm                  | 1.4 V                    | 1.2 V                      | 1 V                         |
|                                                |                             |                          |                             |                                    | @ <sup>-21</sup> dBm     | @ <sup>-18.8</sup> dBm     | @ <sup>-18</sup> dBm        |
| Load                                           | $R_L = 200 \text{ k}\Omega$ | $R_{L} = 1 M\Omega$      | $R_1 = 147 \text{ k}\Omega$ | $R_1 = 23 \text{ k}\Omega$         | $R_1 = 1 M\Omega$        | $R_1 = 1 M\Omega$          | $R_1 = 100 \text{ k}\Omega$ |
| Effective area                                 | $0.105 \text{ mm}^2$        | $0.25 \text{ mm}^2$      | $0.048 \text{ mm}^2$        | 0.32 mm <sup>2</sup>               | 0.029 mm <sup>2</sup>    | 0.19 mm <sup>2</sup>       | 0.00845 mm <sup>2</sup>     |
| Input power range<br>for PCE > 20%             | 13 dB                       | 7.5 dB                   | 11 dB                       | 40 dB                              | 8 dB                     | N.A.                       | 17 dB*                      |
| Voltage Sensitivity:<br>1 V for R <sub>L</sub> | -20.2 dBm for               | -20.5 dBm                | -16 dBm                     | -20 dBm for                        | -23 dBm                  | -17.5 dBm                  | -18 dBm                     |
|                                                | $R_{\rm L} = 1 M \Omega$    |                          |                             | $R_{L}^{=1M\Omega}$                |                          |                            |                             |

**TABLE 1.** Performance summary.

\* Estimated from the figure.

# CONCLUSION

In this paper, a reconfigurable RF-DC converter operating at 902 MHZ frequency to efficiently harvest radio frequency energy is presented. The proposed architecture uses a dual-path, a series (low-power) path and a parallel (high-power) path, to maintain high PCE over extended input power range. The adaptive control circuit activates the series path or the parallel path based on the input power level to maximize the harvested power at the output. Despite of process variations of the switches, the proposed circuit still achieves better PCE over extended input power range. The proposed scheme has been designed and fabricated in 180 nm CMOS technology. The measurement results show that the PCE of the proposed scheme is above 20% from 18 dBm to 5 dBm with peak measured PCE of 33% at 8 dBm. The proposed circuit obtains 20.2 dBm sensitivity for 1 M  $\bigstar$  load while producing 1 V output DC voltage.

**Copyright to IJARCCE** 



Vol. 10, Issue 3, March 2021

#### DOI 10.17148/IJARCCE.2021.10310

#### REFERENCES

- [1] J. Qian, C. Zhang, L. Wu, X. Zhao, D. Wei, Z. Jiang, and Y. He, "A passive UHF tag for RFID-based train axle temperature measurement system," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, San Jose, CA, USA, Sep. 2011, pp. 1–4.
- [2] D. Bouchouicha, F. Dupont, M. Latrach, and L. Ventura, "Ambient RF energy harvesting," in Proc. Int. Conf. Renew. Energies Power Qual., Granada, Spain, Mar. 2010, pp. 2–6.
- [3] M. H. Ouda, M. Arsalan, L. Marnat, A. Shamim, and K. N. Salama, "5.2-GHz RF power harvester in 0.18-μm CMOS for implantable intraocular pressure monitoring," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 5, pp. 2177–2184, May 2013.
- [4] H. Jabbar, Y. Song, and T. Jeong, "RF energy harvesting system and circuits for charging of mobile devices," *IEEE Trans. Consum. Electron.*, vol. 56, no. 1, pp. 247–253, Feb. 2010.
- [5] K. Finkenzeller, RFID Handbook: Fundamental and Applications in Con-tactless Smart Cards and Identification. Sussex, U.K.: Wiley, 2003.
- [6] A. Costanzo and D. Masotti, "Smart solutions in smart spaces: Getting the most from far-field wireless power transfer," IEEE Microw. Mag., vol. 17, no. 5, pp. 30–45, May 2016.
- [7] P. S. Yedavalli, T. Riihonen, X. Wang, and J. M. Rabaey, "Far-field RF wireless power transfer with blind adaptive beamforming for Internet of Things devices," *IEEE Access*, vol. 5, pp. 1743–1752, 2017.
- [8] T. Le, K. Mayaram, and T. Fiez, "Efficient far-field radio frequency energy harvesting for passively powered sensor networks," IEEE J. Solid-State Circuits, vol. 43, no. 5, pp. 1287–1302, May 2008.
- [9] M. Xia and S. Aissa, "On the efficiency of far-field wireless power transfer," *IEEE Trans. Signal Process.*, vol. 63, no. 11, pp. 2835–2847, Jun. 2015.
- [10] X. Lu, P. Wang, D. Niyato, D. I. Kim, and Z. Han, "Wireless networks with RF energy harvesting: A contemporary survey," *IEEE Commun. Surveys Tuts.*, vol. 17, no. 2, pp. 757–789, 2nd Quart., 2015.
- [11] U. Karthaus and M. Fischer, "Fully integrated passive uhf rfid transponder ic with 16.7-μ minimum rf input power," *IEEE J. Solid-State Circuits*, vol. 38, no. 10, pp. 1602–1608, Oct. 2003.
- [12] C. R. Valenta and G. D. Durgin, "Harvesting wireless power: Survey of energy-harvester conversion effciency in far-feld, wireless powertransfer systems," *IEEE Microw. Mag.*, vol. 15, no. 4, pp. 108–120, Jun. 2014.
- [13] T. Umeda, H. Yoshida, S. Sekine, Y. Fujita, T. Suzuki, and S. Otaka, "A 950-MHz rectifier circuit for sensor network tags with 10-m distance," in Proc. IEEE Int. Solid-State Circuits Conf., San Francisco, CA, USA, Dec. 2005, pp. 34–51.